# The RF MOSFET Line **RF Power Field-Effect Transistor** N–Channel Enhancement–Mode

Designed primarily for linear large-signal output stages up to 150 MHz frequency range.

- Specified 50 Volts, 30 MHz Characteristics Output Power = 150 Watts Power Gain = 17 dB (Typ) Efficiency = 45% (Typ)
- Superior High Order IMD
- IMD(d3) (150 W PEP) -32 dB (Typ)
- IMD<sub>(d11)</sub> (150 W PEP) -60 dB (Typ)
- 100% Tested For Load Mismatch At All Phase Angles With 30:1 VSWR





**MRF150** 

150 W, to 150 MHz

N-CHANNEL MOS LINEAR RF POWER

FET

CASE 211-11, STYLE 2

#### MAXIMUM RATINGS

| Rating                                                                | Symbol           | Value       | Unit          |
|-----------------------------------------------------------------------|------------------|-------------|---------------|
| Drain–Source Voltage                                                  | VDSS             | 125         | Vdc           |
| Drain–Gate Voltage                                                    | VDGO             | 125         | Vdc           |
| Gate-Source Voltage                                                   | V <sub>GS</sub>  | ±40         | Vdc           |
| Drain Current — Continuous                                            | ۱D               | 16          | Adc           |
| Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | PD               | 300<br>1.71 | Watts<br>W/°C |
| Storage Temperature Range                                             | T <sub>stg</sub> | -65 to +150 | °C            |
| Operating Junction Temperature                                        | ТJ               | 200         | °C            |
| HERMAL CHARACTERISTICS                                                |                  |             |               |
|                                                                       |                  |             |               |

| Characteristic                       | Symbol          | Мах | Unit |
|--------------------------------------|-----------------|-----|------|
| Thermal Resistance, Junction to Case | $R_{\theta JC}$ | 0.6 | °C/W |

Handling and Packaging — MOS devices are susceptible to damage from electrostatic charge. Reasonable precautions in handling and packaging MOS devices should be observed.



| Characteristic                                                                                                                                            | Symbol                                      | Min                            | Тур        | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------|------------|-----|------|
| OFF CHARACTERISTICS                                                                                                                                       |                                             |                                |            |     |      |
| Drain–Source Breakdown Voltage ( $V_{GS} = 0$ , $I_D = 100$ mA)                                                                                           | V <sub>(BR)</sub> DSS                       | 125                            | —          | —   | Vdc  |
| Zero Gate Voltage Drain Current (VDS = 50 V, VGS = 0)                                                                                                     | IDSS                                        | —                              | —          | 5.0 | mAdc |
| Gate–Body Leakage Current (V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0)                                                                                   | IGSS                                        | —                              | —          | 1.0 | μAdc |
| ON CHARACTERISTICS                                                                                                                                        |                                             |                                |            |     |      |
| Gate Threshold Voltage (V <sub>DS</sub> = 10 V, $I_D$ = 100 mA)                                                                                           | V <sub>GS(th)</sub>                         | 1.0                            | 3.0        | 5.0 | Vdc  |
| Drain–Source On–Voltage ( $V_{GS}$ = 10 V, I <sub>D</sub> = 10 A)                                                                                         | V <sub>DS(on)</sub>                         | 1.0                            | 3.0        | 5.0 | Vdc  |
| Forward Transconductance (V <sub>DS</sub> = 10 V, $I_D$ = 5.0 A)                                                                                          | 9fs                                         | 4.0                            | 7.0        | —   | mhos |
| OYNAMIC CHARACTERISTICS                                                                                                                                   |                                             |                                |            |     |      |
| Input Capacitance ( $V_{DS}$ = 50 V, $V_{GS}$ = 0, f = 1.0 MHz)                                                                                           | C <sub>iss</sub>                            | —                              | 400        | —   | pF   |
| Output Capacitance ( $V_{DS}$ = 50 V, $V_{GS}$ = 0, f = 1.0 MHz)                                                                                          | C <sub>OSS</sub>                            | —                              | 240        | —   | pF   |
| Reverse Transfer Capacitance (V_DS = 50 V, V_GS = 0, f = 1.0 MHz)                                                                                         | C <sub>rss</sub>                            | —                              | 40         | —   | pF   |
| UNCTIONAL TESTS (SSB)                                                                                                                                     |                                             |                                |            |     |      |
|                                                                                                                                                           | G <sub>ps</sub>                             | _                              | 17<br>8.0  |     | dB   |
| Drain Efficiency $(V_{DD} = 50 \text{ V}, P_{out} = 150 \text{ W} \text{ (PEP)}, f = 30; 30.001 \text{ MHz}, I_D (Max) = 3.75 \text{ A})$                 | η                                           | _                              | 45         | _   | %    |
| Intermodulation Distortion (1)<br>( $V_{DD} = 50 \text{ V}, P_{out} = 150 \text{ W} (PEP),$<br>f1 = 30 MHz, f2 = 30.001 MHz, I <sub>DQ</sub> = 250 mA)    | IMD <sub>(d3)</sub><br>IMD <sub>(d11)</sub> |                                | -32<br>-60 |     | dB   |
| Load Mismatch<br>(V <sub>DD</sub> = 50 V, P <sub>out</sub> = 150 W (PEP), f = 30; 30.001 MHz,<br>I <sub>DQ</sub> = 250 mA, VSWR 30:1 at all Phase Angles) | Ψ                                           | No Degradation in Output Power |            |     |      |

### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted.)

## **CLASS A PERFORMANCE**

| Intermodulation Distortion (1) and Power Gain                        | GPS                 | _ | 20  | _ | dB |
|----------------------------------------------------------------------|---------------------|---|-----|---|----|
| (V <sub>DD</sub> = 50 V, P <sub>out</sub> = 50 W (PEP), f1 = 30 MHz, | IMD <sub>(d3)</sub> | — | -50 | — |    |
| f2 = 30.001 MHz, I <sub>DQ</sub> = 3.0 A)                            | IMD(d9-13)          | — | -75 | — |    |

NOTE:

1. To MIL-STD-1311 Version A, Test Method 2204B, Two Tone, Reference Each Tone.



C4 — 15 pF Unencapsulated Mica or Dipped Mica with Short Leads

T1 — 9:1 Broadband Transformer

T2 — 1:9 Broadband Transformer





Figure 2. Power Gain versus Frequency

Figure 3. Output Power versus Input Power



Figure 4. IMD versus Pout

Figure 5. Common Source Unity Gain Frequency

versus Drain Current



Figure 6. Gate Voltage versus Drain Current







Figure 8. 150 MHz Test Circuit (Class AB)

#### **MOSFET CAPACITANCES**

The physical structure of a MOSFET results in capacitors between the terminals. The metal oxide gate structure determines the capacitors from gate–to–drain ( $C_{gd}$ ), and gate–to–source ( $C_{gs}$ ). The PN junction formed during the fabrication of the RF MOSFET results in a junction capacitance from drain–to–source ( $C_{ds}$ ).

These capacitances are characterized as input (C<sub>ISS</sub>), output (C<sub>OSS</sub>) and reverse transfer (C<sub>TSS</sub>) capacitances on data sheets. The relationships between the inter-terminal capacitances and those given on data sheets are shown below. The C<sub>ISS</sub> can be specified in two ways:

- 1. Drain shorted to source and positive voltage at the gate.
- Positive voltage of the drain in respect to source and zero volts at the gate. In the latter case the numbers are lower. However, neither method represents the actual operating conditions in RF applications.



#### LINEARITY AND GAIN CHARACTERISTICS

In addition to the typical IMD and power gain data presented, Figure 5 may give the designer additional information on the capabilities of this device. The graph represents the small signal unity current gain frequency at a given drain current level. This is equivalent to  $f_T$  for bipolar transistors.

Since this test is performed at a fast sweep speed, heating of the device does not occur. Thus, in normal use, the higher temperatures may degrade these characteristics to some extent.

#### **DRAIN CHARACTERISTICS**

One figure of merit for a FET is its static resistance in the full–on condition. This on–resistance,  $V_{DS(on)}$ , occurs in the linear region of the output characteristic and is specified under specific test conditions for gate–source voltage and drain current. For MOSFETs,  $V_{DS(on)}$  has a positive temperature coefficient and constitutes an important design consideration at high temperatures, because it contributes to the power dissipation within the device.

#### **GATE CHARACTERISTICS**

The gate of the RF MOSFET is a polysilicon material, and is electrically isolated from the source by a layer of oxide. The input resistance is very high — on the order of  $10^9$  ohms — resulting in a leakage current of a few nanoamperes.

Gate control is achieved by applying a positive voltage slightly in excess of the gate-to-source threshold voltage, VGS(th).

**Gate Voltage Rating** — Never exceed the gate voltage rating. Exceeding the rated  $V_{GS}$  can result in permanent damage to the oxide layer in the gate region.

**Gate Termination** — The gates of these devices are essentially capacitors. Circuits that leave the gate open-circuited or floating should be avoided. These conditions can result in turn-on of the devices due to voltage build-up on the input capacitor due to leakage currents or pickup.

**Gate Protection** — These devices do not have an internal monolithic zener diode from gate-to-source. If gate protection is required, an external zener diode is recommended.

## EQUIVALENT TRANSISTOR PARAMETER TERMINOLOGY

| Collector     Drain       Emitter     Source       Base     Gate       V(BR)CES     V(BR)DSS       VCBO     VDGO       IC     ID       ICES     IDSS       IEBO     IGSS       VBE(on)     VDS(on)       Cib     Ciss       Cob     Coss       hfe     gfs |                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| $R_{CE(sat)} = \frac{V_{CE(sat)}}{I_C} \cdots T_{DS(on)} =$                                                                                                                                                                                                | V <sub>DS(on)</sub><br>I <sub>D</sub> |

### PACKAGE DIMENSIONS



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights or the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and **()** are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 303–675–2140 or 1–800–441–2447 JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 4–32–1, Nishi–Gotanda, Shinaqawa–ku, Tokyo 141, Japan. 81–3–5487–8488

Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 – US & Canada ONLY 1–800–774–18

INTERNET: http://motorola.com/sps



TOUCHTONE 602–244–6609
ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,
US & Canada ONLY 1–800–774–1848
Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

Mfax is a trademark of Motorola. Inc.